## **PCB REVIEW RUBRIC**

|  | Group name: | <b>Digidraw Synth</b> | <u>(Team 23)</u> | Section: | Examiner |
|--|-------------|-----------------------|------------------|----------|----------|
|--|-------------|-----------------------|------------------|----------|----------|

This course requires that all teams design, order, populate, and test a printed circuit board (PCB). It is expected that the final demonstration will be conducted using as much of the PCB as possible. If after extensive debugging, hot fixing, etc. your TA may allow you to use a solder- or bread- board circuit in the final demonstration without loss of points on **this** assignment; however, you will have to convincingly explain why the PCB design is no longer a viable option. The course staff reserves the right to exempt the PCB requirements for only certain components.

This assignment is officially completed at the final demonstration; however, the first step has earlier due date. Please consider all manufacturing, shipping, parts sourcing, etc. lead times to ensure that your team fully completes the assignment by the due dates. *This is your responsibility*.

Perform the following steps, in sequence:

- 1 [15%, pass/fail] Initial TA review of Schematics [Due Monday March 15, recommended ASAP]
  - 1.acomplete layout-ready schematics (in PDF format), and
  - 1.ba **complete** bill-of-materials (BOM)
- 2 [ 35%, pass / fail ] Initial TA review of PCB Layout [Due Second Lab Period (March 18/19)]

Ask your TA how they would like you to submit your PCB design for review. Each may require a different collection of documents, but at a minimum your team must provide:

- 2.acomplete and final schematics (in PDF format),
- 2.bfully routed PCB(s) exported as Gerbers,
- 2.c A 1:1 scale printout of the PCB (in PDF with only top and bottom copper layer),
- 2.d proof of DRC/ERC checks,
- 2.e centroid file (only if getting assembly done by manufacturer),
- 2.f print-out of planned order from fabricator's website (PDF),
- 2.ga complete and final bill-of-materials (BOM), and
- 2.h a printout of this rubric with the answers to the below questions.

What manufacturer do you plan to use: JLCPCB

What is the lead + shipping time: 20 business days

What quantity do you intend to order: 5

Manufacturer specifications

Maximum number of layers: 6

Surface finish: 1 oz/.035mm Copper

Copper weight: 1 oz

Minimum solder mask clearance: .2mm Minimum drill hole size: .2mm

Minimum trace width: .2 mm

Minimum trace spacing: .127mm
Minimum via to trace spacing: .254mm
Blind / Buried vias: **No** 

Have you configured your tools DRC based on these specifications:

Yes

Does your PCB require a stencil to populate:

If so, do you have a plan to order one:

All components fit on PCB printed 1:1 scale:

Yes

Checked for and corrected issues from appendix 1 checklist:

Yes

Your team name and number is clearly visible in the silkscreen: Yes

## 3 [ 50% ] Assemble, test, and debug PCB (Waivers must be submitted, reviewed, and approved by April 11)

Fully populate the team's PCB design. We suggest starting with the power components and then moving to the next sub-system, one at a time. Be sure to test between each population. You may be forced to populate the entire board at once if a stencil is required. Attempt to debug and fix all design issues. Consider techniques such as trace cutting, fly wiring, etc. Consult with the course staff if a solution is not obvious.

If the PCB design is proven to be unworkable, then start a conversation with your TA, Professor, and other course staff about how best to proceed. We may recommend a second PCB design and/or allow a solder- or bread- board based final demo. Unless an exemption is granted, the final demo is expected to be on a PCB. Use the attached waiver request form to officially request an exemption.

Notes:

## **Appendix 1: Systematic PCB Verification Approach:**

- 1 Parts Completion Check
  - 1.a Major components
    - a.i Microcontroller/FPGA/SoC/Microprocessor/CPLD
    - a.ii Power supply, regulators, battery management
    - a.iii Sensors
    - a.iv User interface elements (LCDs, buttons, switches, etc.)
    - a.v Actuator drivers and control: Motor control, LED driver circuitry, audio filters and amplifiers, Etc.
  - 1.b Support components
    - b.i Microcontroller manufacturer's guidelines followed?
    - b.ii All relevant application notes for major components followed?
    - b.iii Support components have proper package and value? (Power circuit support
      - components designed to handle necessary voltages and currents?)
    - b.iv All ICs have decoupling capacitors as close to *every* power pin on the package?
  - 1.c Other components included?
    - c.i Programming header?
    - c.ii Reset circuit?
    - c.iii Power connector(s)?
    - c.iv Packaging mounting holes in PCB?
    - c.v Power on indicator(s)?
    - c.vi Heartbeat LED?
    - c.vii Oscillator/clocking circuitry?
  - c.viii Debugging LEDs or interfaces?
- 2 Parts Placement Check:
  - 2.a Oscillator close to microcontroller?
  - 2.b Decoupling caps close to/under related ICs?
  - 2.c Connectors on board edges?
  - 2.d Parts grouped by system and/or in reasonable way that minimizes routing?
- 3 Mechanical/Space Conflict Check:
  - 3.a All x- and y- footprint space around electrical pins and pads are accounted for?
  - 3.b Has z-height of all parts been accounted for?
  - 3.c Has clearance been provided for the bolt heads of all mounting holes?
  - 3.d Have connectors been placed on the outer edges of boards where appropriate? Are they overhanging board edge where appropriate? Are they oriented in the correct direction?
  - 3.e Are all mounting and mechanical support holes free of traces and other items?
- 4 Routing Completion Check:
  - 4.a All traces routed?
  - 4.b Oscillator traces clear of interfering signals?
  - 4.c Traces of appropriate widths to handle current being passed? (Including power traces)
- 5 Routing Minimization Check:
  - 5.a Trace lengths have been minimized where possible?

- 5.bOctagonal (45-degree constrained) layout mode has been utilized, where possible?
- 5.c Right angles have been removed, except where necessary?
- 5.d Acute angles have been eliminated from all board routing?
- 6 Via Minimization Check:
  - 6.a Vias have been eliminated to extent reasonable?
  - 6.b Planes on opposite sides of boards are connected by vias at reasonable intervals?
- 7 Plane Check:
  - 7.a Planes have been included, where reasonable?
  - 7.b Analog ground (AGND), has been separated from the main ground net?
  - 7.c Isolation on all planes has been set to at least 12 mils?
- 8 Silkscreen check
  - 8.a Silkscreen labels have been provided for all components and connectors?
  - 8.b Silkscreen labels have been appropriately placed near components, but not on top of pads or pins?
  - 8.c Pin 1 of all ICs and other polarity-sensitive components (such as diodes) are clearly marked?
  - 8.d Board silkscreen layer includes course and team name?
  - 8.e Board silkscreen layer includes names of all team members, if possible?
  - 8.f Board silkscreen layer includes a descriptive name to identify the board?
  - 8.g Board silkscreen layer includes a revision number and/or last modified date?
- 9 Gerber Check
  - 9.a Gerber files have been inspected by a gerber viewer program (e.g. gerbv) to check for any last-minute software CAM-processing defects.

| Appendix 2: PCB waiver Request                        |               |  |  |  |  |
|-------------------------------------------------------|---------------|--|--|--|--|
| Team name: TA:                                        | <del></del>   |  |  |  |  |
| Portion of project that will not be demonstrated on a | a PCB:        |  |  |  |  |
| Explanation of the PCB design fault:                  |               |  |  |  |  |
|                                                       |               |  |  |  |  |
| What steps were taken in attempt to overcome the d    | lesign fault: |  |  |  |  |
| How will you demonstrate the affected portion?        |               |  |  |  |  |
| TA Approval/Comments:                                 |               |  |  |  |  |
| Professor Approval/Comments:                          |               |  |  |  |  |

Version 1.2. Last edited: 3/8/21